AD9559/PCBZ,AD9559 的评估板是一款低环路带宽时钟乘法器,可为许多系统(包括同步
光纤网络 (SONET/SDH))提供抖动清除和同步。 AD9559 生成两个完全独立的输出时钟,这些时钟与多达四个外部输入参考同步。数字 PLL 可以减少与外部参考相关的输入时间抖动或
相位噪声。即使所有参考输入均出现故障,AD9559 的数控环路和保持电路也会持续生成低抖动输出时钟
说明
-
AD9559/PCBZ, Evaluation Board for the AD9559 is a low loop bandwidth clock multiplier that provides jitter cleanup and synchronization for many systems, including synchronous optical networks (SONET/SDH). The AD9559 generates two completely independent output clocks that are synchronized to up to four external input references. The digital PLL allows for reduction of input time jitter or phase noise associated with the external references. The digitally controlled loop and holdover circuitry of the AD9559 continuously generates a low jitter output clock even when all reference inputs have failed
主要特色
-
Operating Frequency
0.002 to 1250 MHz